The 845E-ANT MAINBOARD
Page 30
*22& 7"'
A/%-+%()%%%)'( )B
I(!J K-%!( (-- )= ,!+ %
)! = - ,!. % ( )= -
!( ()0!( A %%( %
7' ! $22$ 6,!
#%!( (%--!0-!( #=E
-I I(( /&& # 5
' - ,
Managing The PC BIOS
)#(
=) ,
&) ,!
), ' , !
=)=) L&) L !
=)=) L' ,
=)# !
!/ C( ,!/
=)=
! 9#4 &,
A 9#4 &,
! )5
! ,
!'
)*')- ( D +9.
# -
(
!
+ 1,&&&'/
+'%$%
F9! 'G
FG
F7G
FG
FG
F65&&G
F)(G
F G
F G
F G
F G
F G
FG
FG
DRAM Timing Selectable
This field determines the DRAM read/write timing. The performance parame-
ters of the memory chips (DRAM) you have installed will determine the value
in this field. Do not change the value from the factory setting unless you install
new memory that has a different performance rating than the original DRAMs.
CAS Latency Time
The time delay (in clock cycles, CLKS) that passes before the SDRAM starts to
carry out a read command after it has been received. The number of CLKs that
occur before the first part of a burst transfer is completed is also determined
by this field.
DRAM RAS# to CAS# Delay
When the DRAM is refreshed, both rows and columns are addressed sepa-
rately. This setup allows you to determine the timing of the transition from
Row Address Strobe (RAS) to Column Address Strobe (CAS).