MSC C6B-SLH
MSC C6B-SLH User Manual
99 / 144
Feature
Options
Description
VDD Enable
Enabled, Disabled
Enable/Disable forcing of VDD in the BIOS
PM Support
Enabled, Disabled
Enable/Disable PM Support
PAVP Enable
Enabled, Disabled
Enable/Disable PAVP
Cdynmax Clamping Enable
Enabled, Disabled
Enable/Disable Cdynmax Clamping
Cd Clock Frequency
337,5MHz, 450 MHz, 540
MHz, 675 MHz
Select the highest Cd Clock frequency supported by the platform
6.9.4 PEG Port Configuration
Feature
Options
Description
NB PCIe Bifurcation
X16, x8x8, x8x4x4
NB PCIe Bifurcation allows configurations (B0:D1)
x16 (F0)
x8 (F0) x8 (F1)
x8 (F0) X4 (F1) x4 (F2)
Enable Root Port
Auto, Enabled, Disabled
Enable or Disable the Root Port
Max Link Speed
Auto, Gen1
– Gen3
Configure PEG 0:1:0 Max Speed
Max Link Width
Auto, Force x1, Force X2,
Force X4, Force X8
Force PEG link to retrain to X1/2/4/8
Power Down Unused Lanes
Auto, Disabled
Power Down Unused Lanes.
Disabled: No power saving
Auto: Bios will power down unused lanes based on the max
possible link width
ASPM
Auto, L0s, L1, L0sL1,
Disabled
Control ASPM support for the PEG 0. This has no effect if PEG is
not the currently active device.
De-emphasis Control
-3,5db, -6db
PEG0: Configure the De-emphasis control on PEG
OBFF
Enabled, Disabled
CPU PEG0 (0,1,0) OBFF Enable/Disable