333
XMEGA B [DATASHEET]
8291B–AVR–01/2013
Figure 26-14.ADC timing for one single conversion with increased sampling time (SAMPVAL = 6).
26.9.2 Single Conversion with Gain
show the ADC timing for one single conversion with various gain
settings. As seen in the
, the gain stage is built into the ADC. Gain is achieved by running the
signal through a pipeline stage without converting. Compared to a conversion without gain, each gain multiplication of 2
adds one half ADC clock cycle propagation delay.
Figure 26-15.ADC timing for one single conversion with 2x gain.
Figure 26-16.ADC timing for one single conversion with 8x gain.
CONVERTING BIT
START
IF
ADC SAMPLE
msb
10
9
8
7
6
5
4
3
2
1
lsb
clk
ADC
1
2
3
4
5
6
7
8
9
10
CONVERTING BIT
START
IF
ADC SAMPLE
AMPLIFY
msb
10
9
8
7
6
5
4
3
2
1
lsb
clk
ADC
1
2
3
4
5
6
7
8
9
CONVERTING BIT
START
IF
ADC SAMPLE
AMPLIFY
msb
10
9
8
7
6
5
4
3
2
1
lsb
clk
ADC
1
2
3
4
5
6
7
8
9
Содержание XMEGA B
Страница 320: ...320 XMEGA B DATASHEET 8291B AVR 01 2013 Table 25 12 7 segments Character Table...
Страница 321: ...321 XMEGA B DATASHEET 8291B AVR 01 2013 Table 25 13 14 segments Character Table...
Страница 322: ...322 XMEGA B DATASHEET 8291B AVR 01 2013 Table 25 14 16 segments Character Table...
Страница 412: ...412 XMEGA B DATASHEET 8291B AVR 01 2013...
Страница 413: ...413 XMEGA B DATASHEET 8291B AVR 01 2013...
Страница 414: ...414 XMEGA B DATASHEET 8291B AVR 01 2013...