AT90S/LS4434 and AT90S/LS8535
53
•
Bits 1,0 – SPR1, SPR0: SPI Clock Rate Select 1 and 0
These two bits control the SCK rate of the device configured as a master. SPR1 and SPR0 have no effect on the slave. The
relationship between SCK and the oscillator clock frequency f
cl
is shown in Table 24.
SPI Status Register – SPSR
•
Bit 7 – SPIF: SPI Interrupt Flag
When a serial transfer is complete, the SPIF bit is set (one) and an interrupt is generated if SPIE in SPCR is set (one) and
global interrupts are enabled. If SS is an input and is driven low when the SPI is in Master Mode, this will also set the SPIF
flag. SPIF is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, the SPIF bit is
cleared by first reading the SPI Status Register with SPIF set (one), then accessing the SPI Data Register (SPDR).
•
Bit 6 – WCOL: Write Collision flag
The WCOL bit is set if the SPI Data Register (SPDR) is written during a data transfer. The WCOL bit (and the SPIF bit) are
cleared (zero) by first reading the SPI Status Register with WCOL set (one) and then accessing the SPI Data Register.
•
Bit 5..0 – Res: Reserved Bits
These bits are reserved bits in the AT90S4434/8535 and will always read as zero.
The SPI interface on the AT90S4434/8535 is also used for program memory and EEPROM downloading or uploading. See
page 93 for serial programming and verification.
SPI Data Register – SPDR
The SPI Data Register is a read/write register used for data transfer between the register file and the SPI Shift Register.
Writing to the register initiates data transmission. Reading the register causes the Shift Register Receive buffer to be read.
Table 24.
Relationship between SCK and the Oscillator Frequency
SPR1
SPR0
SCK Frequency
0
0
f
cl
/4
0
1
f
cl
/16
1
0
f
cl
/64
1
1
f
cl
/128
Bit
7
6
5
4
3
2
1
0
$0E ($2E)
SPIF
WCOL
–
–
–
–
–
–
SPSR
Read/Write
R
R
R
R
R
R
R
R
Initial value
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
$0F ($2F)
MSB
LSB
SPDR
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
X
X
X
X
X
X
X
X
Undefined