
Hawk PCI Host Bridge & Multi-Processor Interrupt Controller
MVME5100 Single Board Computer Programmer’s Reference (6806800H17B)
141
PSER
PCI System Error. This bit is set when the PCI SERR_ pin is asserted. It may be cleared by writing
it to a 1; writing it to a 0 has no effect. When the PSERM bit in the EENAB register is set, the
assertion of this bit will assert MCHK to the master designated by the DFLT bit in the EATTR
register. When the PSERI bit in the EENAB register is set, the assertion of this bit will assert an
interrupt through the MPIC.
PSMA
PCI Master Signalled Master Abort. This bit is set when the PCI master signals master abort to
terminate a PCI transaction. It may be cleared by writing it to a 1; writing it to a 0 has no effect.
When the PSMAM bit in the EENAB register is set, the assertion of this bit will assert MCHK to
the master designated by the XID field in the EATTR register. When the PSMAI bit in the EENAB
register is set, the assertion of this bit will assert an interrupt through the MPIC.
PRTA
PCI Master Received Target Abort. This bit is set when the PCI master receives target abort to
terminate a PCI transaction. It may be cleared by writing it to a 1; writing it to a 0 has no effect.
When the PRTAM bit in the EENAB register is set, the assertion of this bit will assert MCHK to the
master designated by the XID field in the EATTR register. When the PRTAI bit in the EENAB
register is set, the assertion of this bit will assert an interrupt through the MPIC.
2.5.1.8
PPC Error Address Register
The Error Address Register (EADDR) captures addressing information on the various errors that
the PHB can detect. The register captures the PPC address when the XBTO bit is set in the ESTAT
register. The register captures the PCI address when the PSMA or PRTA bits are set in the ESTAT
register. The register’s contents are not defined when the XDPE, PPER or PSER bits are set in the
ESTAT register.
Table 2-40 PPC Error Address Register
Address
$FEFF0028
Bit
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
Name
EAADR
Operation
R
Reset
$00000000
Содержание MVME5100
Страница 1: ...MVME5100 Single Board Computer Programmer s Reference P N 6806800H17B July 2014...
Страница 8: ...MVME5100 Single Board Computer Programmer s Reference 6806800H17B Contents 8 Contents Contents...
Страница 16: ...MVME5100 Single Board Computer Programmer s Reference 6806800H17B 16 List of Figures...
Страница 62: ...Product Data and Memory Maps MVME5100 Single Board Computer Programmer s Reference 6806800H17B 62...
Страница 292: ...Hawk Programming Details MVME5100 Single Board Computer Programmer s Reference 6806800H17B 292...
Страница 308: ...MVME5100 VPD Reference Information MVME5100 Single Board Computer Programmer s Reference 6806800H17B 308...
Страница 312: ...VMEbus Mapping Example MVME5100 Single Board Computer Programmer s Reference 6806800H17B 312...
Страница 316: ...Related Documentation MVME5100 Single Board Computer Programmer s Reference 6806800H17B 316...
Страница 317: ......