![ARTERY AT32F435 Series Скачать руководство пользователя страница 521](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592521.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 521
Rev 2.03
Figure 24-14
NOR/PSRAM mode D write access
XMC_NE[x]
XMC_NOE
XMC_NWE
XMC_D[15
:
0]
1
HCLK
Data from XMC
1
HCLK
DTST+1
HCLK
High
High-Z
Memory address
XMC_NADV
1
HCLK
Don
t care
Address signals
Data signals
Chip select
signal
XMC_LB
XMC_UB
XMC_A[25
:
0]
24.4.2.3 Multiplexed mode
As configured in Table 24-28 and Table 24-29,
the XMC uses mode A to access the external memory.
The timing of read operation is shown in Figure 24-15
The timing of write operation is shown in Figure
Table 24-28
Multiplexed mode — SRAM/NOR Flash chip select control register
Bit
Description
Configuration
Bit 31: 20
Reserved
0x0
Bit 19
MWMC: Memory write mode control
0x0
Bit 18: 16
CRPGS
:
CRAM page size
0x0
Bit 15
NWASEN: NWAIT in asynchronous
transfer enable
Configure according to memory specifications.
Bit 14
RWTD: Read-write timing different
0x0
Bit 13
NWSEN: NWAIT in synchronous
transfer enable
0x0
Bit 12
WEN: Write enable
Configure according to needs.
Bit 11
NWTCFG: NWAIT timing configuration 0x0
Bit 10
WRAPEN: Wrapped enable
0x0
Bit 9
NWPOL: NWAIT polarity
Configure according to memory specifications.
Bit 8
SYNCBEN: Synchronous burst enable 0x0
Bit 7
Reserved
0x1
Bit 6
NOREN: NOR
Flash access enable
Configure according to memory specifications.
Bit 5: 4
EXTMDBW: External memory data
bus width
Configure according to memory specifications.
Bit 3: 2
DEV: Memory device type
Configure according to memory specifications. It is valid
except 0x0 (SRAM)
Bit 1
ADMUXEN: Address/data multiplexing
enable
0x1
Bit 0
EN: Memory bank enable
0x1