
Functional Description
ARM DDI 0402B
Copyright © 2007, 2008 ARM Limited. All rights reserved.
2-7
Figure 2-3 Cache controller MBIST paths for data RAM testing
Table 2-4shows the write sequences for data RAM testing.
MBIST testing of cache controller tag RAMs
There is one Tag RAM for each way of the L2 cache. The maximum number of tag
RAMs the MBIST controller has to test is 16. Only one tag RAM is tested at a time.
Table 2-5 on page 2-8 shows the address range of the
MBISTADDR
bus used to test a
tag RAM, based on the L2 cache size and configured to be 8-way. The parity for each
0ELVWDGGU'>@
0ELVWFH'>@
0ELVWGLQ'>@
0ELVWZH'
'$7$$''5>@
'$7$&6
'$7$(1>@
'$7$:'>@
'$7$5'>@
0ELVWGFWO'>@
0WHVWRQ'
'DWD5$0
/5%
0%,67'287>@
0%,67$''5>@
0%,67&(>@ K
0%,67',1>@
0%,67'&7/>@
0%,67:(>@
07(6721
0WHVWRQ'
Table 2-4 Writes for data RAM testing
MBISTADDR[1:0]
DATAEN[31:0]
DATAWD used
b00
0x000F
[63:0]
b01
0x00F0
[127:64]
b10
0x0F00
[191:128]
b11
0xF000
[255:192]
Содержание PL310
Страница 4: ...Contents iv Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 8: ...List of Figures viii Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 22: ...Introduction 1 8 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 56: ...MBIST Instruction Register 3 18 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...