Table 3-59 INTR_STATUS Register bit assignments
Bits
Name
Function
[31:3]
-
Reserved.
[2:0]
INTR_STATUS[2:0]
Indicates the reference counter interrupt
status:
0b0
: No interrupt.
0b1
: Interrupt:
Reset value
0b0
.
CLEARED_STATUS Register
The CLEARED_STATUS Register characteristics are:
Purpose
Stores the cleared statuses of the sensors.
Usage constraints
This register is read-only.
Memory offset and full register reset value
See
3.9.1 PVT sensor control registers summary
.
The following table shows the CLEARED_STATUS Register bit assignments.
Table 3-60 CLEARED_STATUS Register bit assignments
Bits
Name
Function
[31:3]
-
Reserved.
[2:0]
CLEARED_STATUS[2:0]
Stores the cleared statuses of the sensors:
0b0
: Not cleared.
0b1
: Cleared.
Reset value
0x000
.
SAMPLED_STATUS Register
The SAMPLED_STATUS Register characteristics are:
Purpose
Individually indicates that PVT measurements are valid.
Usage constraints
This register is read-only.
Memory offset and full register reset value
See
3.9.1 PVT sensor control registers summary
.
The following table shows the SAMPLED_STATUS Register bit assignments.
3 Programmers model
3.9 PVT sensor registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-118
Non-Confidential