ARM9TDMI Coprocessor Interface
ARM DDI0145B
Copyright © 1998, 1999 ARM Limited. All rights reserved.
4-9
4.3
MCR/MRC
These cycles look very similar to STC/LDC. An example, with a busy-wait state, is
shown in Figure 4-3:
Figure 4-3 ARM9TDMI MCR / MRC transfer timing
First
InMREQ
is driven LOW to denote that the instruction on
ID
is entering the
decode stage of the pipeline. This causes the coprocessor to decode the new instruction
and drive
CHSD[1:0]
as required. In the next cycle
InMREQ
is driven LOW to denote
ǽřŗDZŖǾ
ǽŗDZŖǾ
ǽŗDZŖǾ
ǽřŗDZŖǾ
ǽřŗDZŖǾ
'HFRGH
([HFXWH
*2
0HPRU\
*2
:ULWH
/$67
'HFRGH
([HFXWH
*2
0HPRU\
*2
:ULWH
/$67
&357
/$67
,*125('
Содержание ARM9TDMI
Страница 1: ...Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ARM9TDMI Technical Reference Manual ...
Страница 6: ...Contents vi Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 12: ...Preface xii Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 16: ...Introduction 1 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 22: ...Programmer s Model 2 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 36: ...ARM9TDMI Processor Core Memory Interface 3 14 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 54: ...ARM9TDMI Coprocessor Interface 4 18 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 110: ...Test Issues 6 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 138: ...ARM9TDMI AC Characteristics 8 20 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 150: ...ARM9TDMI Signal Descriptions A 12 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 154: ...Index Index 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...