PDF: 4749051511/Source:7788125767
Aptina reserves the right to change products or specifications without notice.
MT9T111_DG - Rev. B 9/10 EN
82
©2007 Aptina Imaging Corporation. All rights reserved.
MT9T111: Developer Guide
Timing Specifications
Preliminary
Reset
Two types of reset are available:
• A hard reset is issued by toggling RESET_BAR
• A soft reset is issues by writing commands through the two-wire serial interface
Hard Reset
After hard reset, the output FIFO is configured for operation, but disabled, and all
outputs are tri-stated. These outputs can be enabled through the two-wire serial inter-
face. The hard reset signal sequence is shown in Figure 46, and the hard reset timing is
shown in Table 30.
Figure 46:
Hard Reset Signal Sequence
Table 30:
Hard Reset Signal Timing
Parameter
Symbol
Min
Typ
Max
Unit
RESET_BAR pulse width
t
1
70
–
–
EXTCLKs
Active ECXTCLK after RESET_BAR
is asserted
t
2
10
–
–
Active EXTCLK before RESET_BAR
is de-asserted
t
3
10
–
–
First two-wire serial interface
communication after RESET is HIGH
t
4
–
100
–
EXTCLK
t1
t2
t3
t4
RESET_BAR
S
DATA
Mode
RESET
M3 ROM READ
Standby /
First Serial Write Allowed