![Apex Digital STX104 Скачать руководство пользователя страница 73](http://html.mh-extra.com/html/apex-digital/stx104/stx104_reference-manual_2952893073.webp)
CT_SRC0
w
1
Counter 0 Clock Source:
1 = Counter 0 Clock Source is a 100KHz on-board reference frequency. CT_SRC0 (J7.4)
gates this signal. When this bit is high (default), the 100KHz signal runs, otherwise the
100KHz clock is stopped.
0 = Counter 0 Clock Source to Counter 0 is an inverted polarity copy of CT_CLK0 input.
CT_CLK0 is connected to a 10K ohm pull-up resistor.
GCTRL
w
0
Counters 1 and 2 gate control:
0 = Counters 1 and 2 run freely with no gating.
1 = Counters 1 and 2 are gated by DIN0 (J7.12). DIN0 is connected to a 10K ohm pull-up
resistor.
X
-
-
Don't Care
Description
See Also
Register Summary ( see page 41)
Example
11.19
FIFO Status MSB (Offset=10)
FIFO Status MSB Register.
Register Layout
Offset=0xA, Byte 0. FIFO Status MSB Register.
D7
D6
D5
D4
D3
D2
D1
D0
FIFO_INT
DFR (a)
FF
FE
FBR11
FBR10
FBR9
FBR8
Offset=0xF, Byte 0. FIFO Status LSB Register.
D7
D6
D5
D4
D3
D2
D1
D0
FBR7
FBR6
FBR5
FBR4
FBR3
FBR2
FBR1
FBR0
Bit Definitions
11.19 FIFO Status MSB (Offset=10)
STX104 Reference Manual
Copyright © 2009 by
Apex Embedded Systems
. All rights reserved.
Thursday, October 08, 2009
65
11
Содержание STX104
Страница 1: ......
Страница 8: ......
Страница 10: ......
Страница 12: ......
Страница 16: ......
Страница 18: ......
Страница 20: ......
Страница 22: ......
Страница 42: ......
Страница 44: ......
Страница 116: ......
Страница 122: ......
Страница 124: ...STX104 Reference Manual 15 Copyright 2009 by Apex Embedded Systems All rights reserved 116 Thursday October 08 2009 15 ...
Страница 126: ......
Страница 128: ......
Страница 132: ......