ADSP-214xx SHARC Processor Hardware Reference
A-71
Registers Reference
Status Registers (PWMSTATx)
These 16-bit registers, described in
, report the status of the
phase and mode for each PWM group.
Output Disable Registers (PWMSEGx)
These 16-bit registers, described in
, control the output signals
of the four PWM groups. The output signals are enabled by default.
Table A-38. PWMSTATx Register Bit Descriptions (RO)
Bit
Name
Description
0
PWM_PHASE
PWM Phase Status.
Set during center aligned mode in the sec-
ond half of each PWM period. Allows programs to determine the
particular half-cycle (first or second) during PWM interrupt ser-
vice routine, if required.
0 = First half
1 = Second half (default)
In edge aligned mode this bit is always set.
1
Reserved
2
PWM_PAIRSTAT
PWM Paired Mode Status.
0 = Inactive paired mode
1 = Active paired mode
15–3
Reserved
Table A-39. PWMSEGx Register Bit Descriptions (RW)
Bit
Name
Description
0
PWM_BH
Channel B High Disable.
Enables or disables the channel B
output signal.
0 = Enable
1 = Disable
1
PWM_BL
Channel B Low Disable.
Enables or disables the channel B
output signal.
0 = Enable
1 = Disable
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...