ADSP-214xx SHARC Processor Hardware Reference
23-21
System Design
to 384 words. Since one 32-bit word is created from four packed 8-bit
words, the total number of 8-bit words transmitted is 1536.
Link Port Booting
Booting is supported through link port 0. The
BOOT_CFG2–0
values for
selecting link port boot is 100.
The booting procedure is the same as any other boot mode. The acknowl-
edge signal (
LACK0
) is asserted at
RESET
since the link port is configured as
a receiver. The host initiates the transfer by toggling the link port clock
(
LCLK0
). Boot data is shifted in 8-bits every clock cycle through the
LDAT0x
pins. The received data streams of 4 x 8-bit is packed by the 2 deep
RXLP0
buffer into 32-bit words, least significant bit (LSB) first, and passed into
the internal memory (
). Once the DMA is completed, a link
port 0 interrupt (P1I) occurs. If
BOOT_CFG2–0
is 100 (link port 0 boot),
P1I is programmed as link port 0 interrupt at reset and the interrupt is
unmasked at reset. Otherwise, P1I is programmed as an
SPIHI
interrupt at
reset.
For link port boot,
LCK0
should only be asserted after
RESETOUT
has
deasserted.
Figure 23-9. Link Port Data Packing
RXLP0
Internal
Memory
3
2
3
2
DMA
8
-bit to
3
2-bit pac
k
ing
LDATA[7:0]
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...