ADSP-214xx SHARC Processor Hardware Reference
23-3
System Design
SPI DMA Control Register (SPIDMAC).
Configures the SPI as receive
DMA which generates an interrupt during boot.
SPI Slave Select Control Register (SPIFLGx).
Controls the slave select
configuration for SPI as master during SPI boot.
SPI Baudrate Register (SPIBAUD).
Controls the
SPICLK
frequency for
master mode during boot.
Processor Reset
After power-up, a
RESET
is required to place the processor into a known
good state.
shows the differences between a hardware reset
(
RESET
pin deasserted) or a software reset (setting bit 0 in the
SYSCTL
regis-
ter) and gives an overview of the different reset methods.
Hardware Reset
All members of the SHARC processor family support the hardware reset
controlled with the
RESET
pin. The deassertion of this pin enables the PLL
and asserting it resets the PLL. In the time it takes the PLL to acquire lock
(set to 4096
CLKIN
cycles), the processor, internal memory, and the
peripherals are held in reset. Upon completion of the 4096
CLKIN
cycles,
the chip is brought out of reset. This is indicated on the
RESETOUT
pin for
the valid boot modes.
For more information, see “Processor Booting” on
Table 23-1. Reset Function Overview
Reset Function
Hardware Reset
Software Reset
Running Reset
RESETOUT
Pin
Output
Output
Input
RESETOUT
Pulse
4096 CLKIN cycles
asserted
2 PCLK cycles asserted N/A
PLL
Yes
No
No
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...