ADSP-214xx SHARC Processor Hardware Reference
21-13
Two Wire Interface Controller
rates and peripheral bus access times, a double byte transfer data access can
be performed. Two data bytes can be written, effectively filling the trans-
mit FIFO buffer with a single access.
The data is written in little-endian byte order where byte 0 is the first byte
to be transferred and byte 1 is the second byte to be transferred. With each
access, the transmit status (
TWITXS
) field in the
TWIFIFOSTAT
register is
updated. If an access is performed while the FIFO buffer is not empty, the
core waits until the FIFO buffer is completely empty and then completes
the write access.
8-Bit Receive FIFO Register
The TWI 8-bit FIFO receive register (
RXTWI8
) shown in
holds
an 8-bit data value read from the FIFO buffer. Receive data is read from
the corresponding receive buffer in a first-in, first-out order. Although
peripheral bus reads are 32 bits, a read access to the
RXTWI8
register can
only access one receive data byte from the FIFO buffer. With each access,
the receive status (
TWIRXS
) field in the
TWIFIFOSTAT
register is updated. If
an access is performed while the FIFO buffer is empty, the core waits until
there is at least one byte in the receive FIFO buffer and then completes the
read access.
Figure 21-8. 16-Bit Transmit FIFO Register
Figure 21-9. 8-Bit Receive FIFO Register
XMTDATA16 (7–0)
XMTDATA16 (2
3
–16)
Byte0–Transmitted first
Byte1–Transmitted second
0
9
8
3
7
5
6
4
2
1
14
12
11 10
1
3
15
RCVDATA
8
(7–0)
Receive FIFO
8
-
b
it Data
0
9
8
3
7
5
6
4
2
1
14
12
11 10
1
3
15
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...