Clocking
10-8
ADSP-214xx SHARC Processor Hardware Reference
operation mode, refer to
and
Serial Port Error Registers (SPERRxx).
Two error registers (
SPER-
RCTLx
/
SPERRSTAT
) are used to observe and control error handling during
transfers. Detected errors can be frame sync violation or buffer
over/underflow conditions. For more information, see
and
.
Multichannel Control Registers (SPMCTLx).
There is one global control
and status register for each SPORT (SPORT7–0) for multichannel opera-
tion. These registers define the number of channels, provide the status of
the current channel, enable multichannel operation, and set the multi-
channel frame delay.
Master Clock Divider Registers (DIVx).
The
DIVx
registers contain divi-
sor values that determine frequencies for internally-generated clocks and
frame syncs. If your system requires more precision and less noise and jit-
ter, refer to
Chapter 14, Precision Clock Generator
Clocking
The fundamental timing clock of the SPORT modules is peripheral
clock/4 (
PCLK
/4). Each serial port has a clock signal (
SPORTx_CLK
) for
transmitting and receiving data on the two associated data signals. The
clock signals are configured by the
ICLK
and
CKRE
bits of the
SPCTLx
con-
trol registers. A single clock signal clocks both A and B data signals (either
configured as inputs or outputs) to receive or transmit data at the same
rate.
Master Clock
The
CLKDIV
bit field specifies how many times the processor’s internal
clock (
PCLK
) is divided to generate the transmit and receive clocks. The
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...