Interrupts
5-4
ADSP-214xx SHARC Processor Hardware Reference
DMA Transfer
Two DMA channels are used for memory-to-memory DMA transfers. The
write DMA channel has higher priority over the read channel. The trans-
fer is started by a write DMA to fill up the MTM buffer with a 2 x 32-bit
word. Next, the buffer is read back over the same IOD bus to the new des-
tination. With a two position deep buffer and alternate write and read
access over the same bus, throughput is limited. The memory-to-memory
DMA control register (
MTMCTL
) allows programs to transfer blocks of
64-bit data from one internal memory location to another. This register
also allows verification of current DMA status during writes and reads.
Interrupts
There are two DMA channels; one write channel and one read channel.
When the transmission of a complete data block is performed, each chan-
nel will generate an interrupt to signal that the entire block of data has
been processed. Note that the write and read interrupts (
P15I
, if the
MTMI
bit in the
IMASK
register is enabled) are very close to each other, so only
one interrupt is triggered.
provides an overview of MTM interrupts.
Table 5-2. MTM Interrupt Overview
Interrupt
Source
Interrupt Condition
Interrupt
Completion
Interrupt
Acknowledge
Default IVT
MTM
(2 channels)
– WR DMA done
– RD DMA done
Internal transfer
completion
RTI instruction
P15I
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...