![Analog Devices SHARC ADSP-21367 Скачать руководство пользователя страница 34](http://html1.mh-extra.com/html/analog-devices/sharc-adsp-21367/sharc-adsp-21367_manual_2939742034.webp)
Rev. D
|
Page 34 of 56
|
November 2008
ADSP-21367/ADSP-21368/ADSP-21369
Figure 22. External Late Frame Sync
1
1
This figure reflects changes made to support left-justified sample pair mode.
DRIVE
S
AMPLE
DRIVE
DAI_P20
-
1
(
S
CLK)
DAI_P20
-
1
(F
S
)
DAI_P20
-
1
(DATA CHANNEL A/B)
DRIVE
S
AMPLE
DRIVE
LATE EXTERNAL TRAN
S
MIT F
S
EXTERNAL RECEIVE F
S
WITH MCE = 1, MFD = 0
1
S
T BIT
2ND BIT
DAI_P20
-
1
(
S
CLK)
DAI_P20
-
1
(F
S
)
1
S
T BIT
2ND BIT
t
HF
S
E/I
t
S
F
S
E/I
t
DDTE/I
t
DDTENF
S
t
DDTLF
S
E
t
HDTE/I
t
S
F
S
E/I
t
DDTE/I
t
DDTENF
S
t
DDTLF
S
E
t
HDTE/I
DAI_P20
-
1
(DATA CHANNEL A/B)
NOTE:
S
ERIAL PORT
S
IGNAL
S
(
S
CLK, F
S
,
DATA CHANNEL A/B
) ARE ROUTED TO THE DAI_P20
-
1 PIN
S
U
S
ING THE
S
RU. THE TIMING
S
PECIFICATION
S
PROVIDED HERE ARE VALID AT THE DAI_P20
-
1 PIN
S
.
t
HF
S
E/I