UG-1688
Rev. 0 | Page 3 of 20
EVALUATION BOARD HARDWARE
POWER SUPPLIES
The EVAL-ADFS5758SDZ evaluation board contains the
power management unit (PMU), which generates
three of four power supply inputs required by the
AV
DD1
(+26.7 V), AV
DD2
(+5.15 V), and AV
SS
(−15.4 V) device.
V
LOGIC
is the fourth power supply required by the
The JP11 link provides the 3.3 V supply to the V
LOGIC
input via
the V
LDO
output of the
. The AV
DD2
input can be
connected to the AV
DD1
input via the JP12 link if the V
OUT2
is not in use. See Table 1 for link
options and the default link positions.
The EVAL-ADFS5758SDZ evaluation board operates with a
power supply range from −33 V on AV
SS
to +33 V on AV
DD1
,
with a maximum voltage of 60 V between the two rails. AV
DD2
requires a voltage between 5 V and 33 V. The V
DPC+
pin of the
can be driven by AV
DD1
via the JP6 link. The JP6 link
bypasses the dc-to-dc circuitry.
SERIAL COMMUNICATION
system demonstration platform handles commu-
nication to the EVAL-ADFS5758SDZ via the PC. By default, the
board handles the serial port interface (SPI) commu-
nication, controls the RESET and LDAC pins, and monitors the
FAULT pin of the
The EVAL-ADFS5758SDZ evaluation board can disconnect
from the
board and drive the digital signals from an
external source by removing the appropriate links on the P10
link. The option to tie the RESET and LDAC pins to high or low
levels can be accessed through the S2 switch and JP4 link.
can use its internal reference or an external
reference. The external reference on board is the
and
is powered by either the AV
DD2
the V
LDO
generated by the
. JP5 selects which voltage
reference is to be used by the
ADDRESS PINS
address pins (AD0 and AD1) are used in
conjunction with the
address bits within the SPI
frame to determine which
device is being addressed
by the system controller. AD0 and AD1 can be configured
through JP7 and JP8.
POWER GOOD
PWRGD is an active high signal that indicates when the
outputs have reached the desired output voltage.
The DS1 light emitting diode (LED) lights up when the power-
good signal is low, indicating an error on the
voltage outputs.
Table 1. EVAL-ADFS5758SDZ Link Option Functions
Link Default
Link
Position Function
JP1
B
Position A connects the AV
SS
pin to ground for the unipolar supply option (current output only).
Position B selects the V
OUT3
voltage of the
JP2 Inserted
Connects
the
V
LOGIC
JP3
A
Position A selects the 3.3 V output from the
Position B selects the 3.3 V input via the EXT+3.3V_ header to the MVDD pin of the
JP4 A
Position A connects the LDAC pin to GND. Position B connects the LDAC pin to the V
LOGIC
pin.
JP5
A
Position A selects V
OUT2
Position B selects the V
LDO
pin as the input voltage to the
JP6
Not inserted
Shorts the V
DPC+
pin to the AV
DD1
pin, bypassing the positive dc-to-dc circuitry.
JP7
A
Position A connects the AD0 pin to ground. Position B connects the AD0 pin to the V
LOGIC
pin.
JP8
A
Position A connects the AD1 pin to ground. Position B connects the AD1 pin to the V
LOGIC
pin.
JP9
Not inserted
Connects the return signal to ground.
JP10
B
Position A selects the REFOUT pin of the
as the input to the REFIN pin of the
Position B selects the
output as the input to the REFIN pin.
JP11
Inserted
Connects the 3.3 V output of the V
LDO
pin to the V
LOGIC
pin.
JP12
A
Position A selects V
OUT2
as the input voltage to the AV
DD2
pin.
Position B selects the AVDD1 pin as the input voltage to the AVDD2 pin.
JP13 Inserted
Connects
V
OUT1
of the
to the AV
DD1
pin.
P10 Inserted
Provides options to disconnect from the
board and to drive digital signals from an external source.
See Table 2 for the specific link options.
S2 Left
In the left position, this link connects the RESET pin to the V
LOGIC
pin.
Middle (default)
In the middle position (default), this link controls the RESET pin via the
Right
In the right position, this link connects the RESET pin to ground.