Analog Devices AD9516 Скачать руководство пользователя страница 10

UG-075 

Evaluation Board User Guide

 

Rev. 0 | Page 10 of 16 

The evaluation software has internal checking to ensure that 
invalid settings are not programmed. For example, the B 
counter must always be larger than the A counter. Another 
restriction is that 8/9 dual modulus mode cannot be used for 
VCO frequencies greater than 2400 MHz. In cases where a 
feedback divider restriction cannot be resolved, you may need 
to adjust the R (reference) divider to allow a different feedback 
divider value. For example, it is not possible to use the internal 
VCO, and a feedback divider of 30. However, the R divider can 
be doubled, which allows a feedback divider of 60. 

The feedback divider window has a check box for holding the  
N divider in reset. When the N divider is held in reset, the PLL 
loop is open. Therefore, this feature is seldom used. 

PHASE FREQUENCY DETECTOR (PFD) WINDOW 

The 

Phase Frequency Detector (PFD)

 window shown in 

Figure 15 is accessed by clicking the 

PFD

 box on the main 

window.  

08

74

5-

0

12

 

Figure 15. Phase Frequency Detector Window 

The features accessible in this window are described in detail in 
the AD951x data sheet. The most commonly used settings are 
the 

Anti-Backlash Pulse Width

 and the 

Lock Detect Counter

For phase detector frequencies greater than 50 MHz, the PLL 
may work better with the 1.3 ns antibacklash pulse width setting.  

Setting the lock detect counter to values greater then 5 PFD 
cycles can be useful in applications where the loop bandwidth  
is low and the lock detect counter chatters during acquisition. 

CHARGE PUMP WINDOW 

The 

Charge Pump Setup

 window shown in Figure 16 is accessed 

by clicking the 

CHARGE PUMP

 box on the main screen. 

08745-

013

 

Figure 16. Charge Pump Setup Window 

This window is most often used to vary the charge pump 
current.  

The window also has a check box for setting the charge pump 
voltage to V

CP

/2, which is very useful for debugging the PLL and 

isolating the output driver section of the AD951x from the PLL 
section. 

VCO CALIBRATION WINDOW 

The 

Calibrate VCO

 window shown in Figure 17 is accessed by 

clicking the 

Cal VCO

 button on the main window.  

0

8

745

-01

4

 

Figure 17. Calibrate VCO Window 

A valid reference input signal must be present to complete VCO 
calibration, and the VCO must be recalibrated any time the 
VCO frequency changes by more than 40 MHz. 

A VCO divider of 16 is suitable for all applications. However, 
for applications where the phase detector frequency is <12 MHz, 
using a smaller VCO calibration divider reduces calibration 
time. Refer to the AD951x data sheet for more details. 

Note that the automatic holdover feature must not be enabled 
during VCO calibration. See the PLL Configuration Window 
section, and make sure that the 

Enable Hold Over

 check box  

is cleared during VCO calibration. 

www.BDTIC.com/ADI

Содержание AD9516

Страница 1: ...16 x AD9517 x and AD9518 x are very low noise PLL clock synthesizers featuring an integrated VCO clock dividers and up to 14 outputs The AD9516 features automatic holdover and a flexible reference inp...

Страница 2: ...tware Components 7 Main Window 7 PLL Reference Input Window 8 PLL Configuration Window 8 REFMON STATUS and LD Buttons 8 Register W R Box 9 SYNC PD Power Down and RESET Buttons 9 Reference R Divider Wi...

Страница 3: ...damaged SIGNAL CONNECTIONS To connect signals use the following steps 1 Connect a signal generator to the J10 SMA connector By default the reference inputs on this evaluation board are ac coupled and...

Страница 4: ...ware Depending on whether the evaluation board was found by the software either light blue text appears in a pop up window indicating that the evaluation board was found or red text appears indicating...

Страница 5: ...ox found at the top of the main window see Figure 8 2 Enter the intended reference input frequency in megahertz in the REF 1 MHz box at the upper left corner of the main window 3 Click the triangular...

Страница 6: ...is setting normally does not need to be modified 10 Set the VCO divider by clicking the green VCO box in the center of the main window immediately to the left of the Cal VCO button 11 Power down unuse...

Страница 7: ...listed in the following sections and each of these has its own window From the main window each functional block can be accessed by clicking that block in the main window When a subwindow closes after...

Страница 8: ...The SyncB Counter Reset Mode section indicates whether the R A and B counters are reset when the SYNC pin is activated and controls R0x019 7 6 See the AD951x data sheet for more details The ReadBack...

Страница 9: ...e R DIVIDER box on the main window It allows you to set the reference divider If this box is colored gray the PLL is off To turn the PLL on click the PLL MODE box at the top of the main window and sel...

Страница 10: ...tter with the 1 3 ns antibacklash pulse width setting Setting the lock detect counter to values greater then 5 PFD cycles can be useful in applications where the loop bandwidth is low and the lock det...

Страница 11: ...g However to have the new phase take effect the SYNC signal needs to be toggled by using the SYNC button in the lower left corner of the main window 08745 015 Figure 18 Divider 1 Settings Window LVPEC...

Страница 12: ...f delay is shown in the right half of the window The feature is described in detail in the AD951x data sheet 08745 017 08745 018 Figure 22 Output 6 Delay Window DEBUG WINDOW The Debug window shown in...

Страница 13: ...w allows you to select which evaluation board the software is controlling Click Refresh List to detect a recently connected evaluation board see Figure 25 08745 020 Figure 25 Select USB Device Window...

Страница 14: ...Ethernet line cards as well as applications where the reference clock is relatively high jitter the low loop BW loop filter shown in Table 3 is a better choice It has a flat transfer function with pe...

Страница 15: ...reference clock is noisy or for cases where the frequency planning requires a phase detector frequency of 1 MHz or lower Table 3 AD9516 Evaluation Board Low Loop Bandwidth Clock Cleanup Filter Compon...

Страница 16: ...of evaluation boards Information furnished by Analog Devices is believed to be accurate and reliable However no responsibility is assumed by Analog Devices for its use nor for any infringements of pa...

Отзывы: