Chapter 5: Clock Networks and PLLs in Arria II Devices
5–5
Clock Networks in Arria II Devices
December 2010
Altera Corporation
Arria II Device Handbook Volume 1: Device Interfaces and Integration
Figure 5–3. RCLK Networks in Arria II GX Devices
(1)
PLL_5
and
PLL_6
are only available in EP2AGX95, EP2AGX125, EP2AGX190, and EP2AGX260 devices.
(2)
RCLK[0..5]
is not driven by any clock pins because there are no dedicated clock pins on the left side of the Arria II GX devices.
Figure 5–4. RCLK Networks in Arria II GZ Devices
Note to
:
(1) A maximum of four signals from the core can drive into each group of RCLKs. For example, only four core signals can drive into
RCLK[0..5]
and
another four core signals can drive into
RCLK[54..63]
at any one time.
RCLK[0..5]
RCLK[30..35]
RCLK[6..11]
RCLK[24..29]
RCLK[42..47]
CLK[12..15]
Top Left PLL
Bottom Left PLL
Bottom Right PLL
Top Right PLL
Center PLLs
CLK[8..11]
CLK[4..7]
RCLK[36..41]
RCLK[12..17]
RCLK[18..23]
Q1
Q2
Q4
Q3
PLL_2
PLL_6
PLL_5
(2)
(2)
(1)
(1)
PLL_4
PLL_3
PLL_1
RCLK[0..5]
RCLK[38..43]
RCLK[6..11]
RCLK[32..37]
RCLK[54..63] RCLK[44..53]
RCLK[12..21]
RCLK[22..31]
CLK[4..7]
CLK[0..3]
CLK[12..15]
CLK[8..11]
Q1
Q2
Q4
Q3
R3
R2
T2
T1
B2
B1
L3
L2