![Altera Cyclone IV Скачать руководство пользователя страница 64](http://html1.mh-extra.com/html/altera/cyclone-iv/cyclone-iv_device-handbook_2910785064.webp)
5–2
Chapter 5: Clock Networks and PLLs in Cyclone IV Devices
Clock Networks
October 2012
Altera Corporation
f
For more information about the number of GCLK networks in each device density,
refer to the
Cyclone IV FPGA Device Family Overview
chapter.
GCLK Network
GCLKs drive throughout the entire device, feeding all device quadrants. All resources
in the device (I/O elements, logic array blocks (LABs), dedicated multiplier blocks,
and M9K memory blocks) can use GCLKs as clock sources. Use these clock network
resources for control signals, such as clock enables and clears fed by an external pin.
Internal logic can also drive GCLKs for internally generated GCLKs and
asynchronous clears, clock enables, or other control signals with high fan-out.
, and
clock sources to the GCLK networks.
Table 5–1. GCLK Network Connections for EP4CGX15, EP4CGX22, and EP4CGX30
(Part 1 of 2)
GCLK Network Clock
Sources
GCLK Networks
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14 15
16
17 18
19
CLK4/DIFFCLK_2n
—
—
—
—
—
v
—
v
—
v
—
—
—
—
—
—
—
—
—
—
CLK5/DIFFCLK_2p
—
—
—
—
—
—
v v
—
—
—
—
—
—
—
—
—
—
—
—
CLK6/DIFFCLK_3n
—
—
—
—
—
—
v
—
v v
—
—
—
—
—
—
—
—
—
—
CLK7/DIFFCLK_3p
—
—
—
—
—
v
—
—
v
—
—
—
—
—
—
—
—
—
—
—
CLK8/DIFFCLK_5n
—
—
—
—
—
—
—
—
—
—
v
—
v
—
v
—
—
—
—
—
CLK9/DIFFCLK_5p
—
—
—
—
—
—
—
—
—
—
—
v v
—
—
—
—
—
—
—
CLK10/DIFFCLK_4n/RE
FCLK1n
—
—
—
—
—
—
—
—
—
—
—
v
—
v v
—
—
—
—
—
CLK11/DIFFCLK_4p/RE
FCLK1p
—
—
—
—
—
—
—
—
—
—
v
—
—
v
—
—
—
—
—
—
CLK12/DIFFCLK_7p/RE
FCLK0p
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
v
—
v
—
v
CLK13/DIFFCLK_7n/RE
FCLK0n
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
v v
—
—
CLK14/DIFFCLK_6p
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
v
—
v v
CLK15/DIFFCLK_6n
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
v
—
—
v
—
PLL_1_C0
v
—
—
v
—
—
—
—
—
—
—
—
—
—
—
v
—
—
v
—
PLL_1_C1
—
v
—
—
v
—
—
—
—
—
—
—
—
—
—
—
v
—
—
v
PLL_1_C2
v
—
v
—
—
—
—
—
—
—
—
—
—
—
—
v
—
v
—
—
PLL_1_C3
—
v
—
v
—
—
—
—
—
—
—
—
—
—
—
—
v
—
v
—
PLL_1_C4
—
—
v
—
v
—
—
—
—
—
—
—
—
—
—
—
—
v
—
v
PLL_2_C0
v
—
—
v
—
—
—
—
—
—
v
—
—
v
—
—
—
—
—
—
PLL_2_C1
—
v
—
—
v
—
—
—
—
—
—
v
—
—
v
—
—
—
—
—
PLL_2_C2
v
—
v
—
—
—
—
—
—
—
v
—
v
—
—
—
—
—
—
—
PLL_2_C3
—
v
—
v
—
—
—
—
—
—
—
v
—
v
—
—
—
—
—
—
PLL_2_C4
—
—
v
—
v
—
—
—
—
—
—
—
v
—
v
—
—
—
—
—
PLL_3_C0
—
—
—
—
—
v
—
—
v
—
—
—
—
—
—
v
—
—
v
—
Содержание Cyclone IV
Страница 10: ...x Chapter Revision Dates Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 14: ...I 2 Section I Device Core Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 106: ...II 2 Section II I O Interfaces Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 164: ...III 2 Section III System Integration Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 274: ...vi Contents Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Страница 276: ...viii Chapter Revision Dates Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Страница 280: ...I 2 Section I Transceivers Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Страница 440: ...iv Contents Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Страница 442: ...vi Chapter Revision Dates Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Страница 446: ......