1–32
Chapter 1: Cyclone IV Transceivers Architecture
Transceiver Clocking Architecture
February 2015
Altera Corporation
lists the high- and low-speed clock sources for each channel.
Table 1–9. High- and Low-Speed Clock Sources for Each Channel in Non-Bonded Channel Configuration
Package
Transceiver Block
Transceiver Channel
High- and Low-Speed Clocks Sources
Option 1
Option 2
F324 and smaller
GXBL0
All channels
MPLL_1
MPLL_2
F484 and larger
GXBL0
Channels 0, 1
MPLL_5/GPLL_1
MPLL_6
Channels 2, 3
MPLL_5
MPLL_6/MPLL_7
GXBL1
Channels 0, 1
MPLL_7/MPLL_6
MPLL_8
Channels 2, 3
MPLL_7
MPLL_8/GPLL_2
Note to
(1)
MPLL_7
and
GXBL1
are not applicable for transceivers in F484 package
Содержание Cyclone IV
Страница 10: ...x Chapter Revision Dates Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 14: ...I 2 Section I Device Core Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 106: ...II 2 Section II I O Interfaces Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 164: ...III 2 Section III System Integration Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 274: ...vi Contents Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Страница 276: ...viii Chapter Revision Dates Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Страница 280: ...I 2 Section I Transceivers Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Страница 440: ...iv Contents Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Страница 442: ...vi Chapter Revision Dates Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Страница 446: ......