8–20
Chapter 8: Configuration and Remote System Upgrades in Cyclone IV Devices
Configuration
May 2013
Altera Corporation
f
For more information about the USB-Blaster download cable, refer to the
. For more information about the ByteBlaster II download
ByteBlaster II Download Cable User Guide
shows the download cable connections to the serial configuration device.
Figure 8–6. In-System Programming of Serial Configuration Devices
Notes to
(1) Connect these pull-up resistors to the V
CCIO
supply of the bank in which the pin resides.
(2) The
nCEO
pin is left unconnected or used as a user I/O pin when it does not feed the
nCE
pin of another device.
(3) Power up the V
CC
of the ByteBlaster II or USB-Blaster download cable with the 3.3-V supply.
(4) The
MSEL
pin settings vary for different configuration voltage standards and POR time. To connect the
MSEL
pins, refer to
, and
. Connect the
MSEL
pins directly to V
CCA
or GND.
(5) The diodes and capacitors must be placed as close as possible to the Cyclone IV device. You must ensure that the diodes and capacitors maintain
a maximum AC voltage of 4.1 V. The external diodes and capacitors are required to prevent damage to the Cyclone IV device AS configuration
input pins due to possible overshoot when programming the serial configuration device with a download cable. Altera recommends using the
Schottky diode, which has a relatively lower forward diode voltage (VF) than the switching and Zener diodes, for effective voltage clamping.
(6) When cascading Cyclone IV devices in a multi-device AS configuration, connect the repeater buffers between the master and slave devices for
DATA[0]
and
DCLK
. All I/O inputs must maintain a maximum AC voltage of 4.1 V. The output resistance of the repeater buffers must fit the
maximum overshoot equation outlined in
“Configuration and JTAG Pin I/O Requirements” on page 8–5
(7) These pins are dual-purpose I/O pins. The
nCSO
pin functions as
FLASH_nCE
pin in AP mode. The
ASDO
pin functions as
DATA[1]
pin in AP and
FPP modes.
(8) Only Cyclone IV GX devices have an option to select CLKUSR (40 MHz maximum) as the external clock source for DCLK.
nSTATUS
nCO
N
FIG
CO
N
F_DO
N
E
nCE
DATA[0]
(6)
DCLK
(6)
nCSO
(7)
ASDO
(7)
nCEO
MSEL[ ]
(4)
Cyclone IV Device
DATA
DCLK
nCS
ASDI
Se
r
ial
Configu
r
a
t
ion Device
G
N
D
G
N
D
N
.C.
(2)
V
CCIO
(1)
V
CCIO
(1)
V
CCIO
(1)
3.3
V
(3)
G
N
D
Pi
n
1
ByteBla
s
te
r
II o
r
U
S
B Bla
s
te
r
10-Pi
n
Male Heade
r
3.3
V
10 pf
G
N
D
G
N
D
10 pf
(5)
10 pf
G
N
D
10 pf
G
N
D
(5)
10 k
Ω
10 k
Ω
10 k
Ω
10 k
Ω
3.3
V
3.3
V
3.3
V
CLKUSR
(8)
Содержание Cyclone IV
Страница 10: ...x Chapter Revision Dates Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 14: ...I 2 Section I Device Core Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 106: ...II 2 Section II I O Interfaces Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 164: ...III 2 Section III System Integration Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Страница 274: ...vi Contents Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Страница 276: ...viii Chapter Revision Dates Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Страница 280: ...I 2 Section I Transceivers Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Страница 440: ...iv Contents Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Страница 442: ...vi Chapter Revision Dates Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Страница 446: ......