Chapter 6: Board Test System
6–13
Using the Board Test System
July 2010
Altera Corporation
Arria II GX FPGA Development Kit, 6G Edition User Guide
■
Write
,
Read
, and
Total
performance bars—Show the percentage of maximum
theoretical data rate that the requested transactions are able to achieve.
■
Write(MBps)
,
Read(MBps)
, and
Total(MBps)
—Show the number of bytes of data
analyzed per second. The data bus is 64 bits wide and the frequency is 333 MHz
double data rate (666 Mbps per pin), equating to a theoretical maximum
bandwidth of 5328 MBps.
Error Control
The
Error control
controls display data errors detected during analysis and allow you
to insert errors:
■
Detected errors
—Displays the number of data errors detected in the hardware.
■
Inserted errors
—Displays the number of errors inserted into the transaction
stream.
■
Insert Error
—Inserts a one-word error into the transaction stream each time you
click the button.
Insert Error
is only enabled during transaction performance
analysis.
■
Clear
—Resets the
Detected errors
and
Inserted errors
counters to zeros.
Number of Addresses to Write and Read
The
Number of addresses to write and read
control determines the number of
addresses to use in each iteration of reads and writes. Valid values range from 2 to
524,288.
Data Type
The
Data type
control specifies the type of data contained in the transactions. The
following data types are available for analysis:
■
PRBS
—Selects pseudo-random bit sequences.
■
Memory
—Selects a generic data pattern stored in the on chip memory of the
Arria II GX device.
■
Math
—Selects data generated from a simple math function within the FPGA
fabric.
Read and Write Control
The
Read and write control
specifies the type of transactions to analyze. The
following transaction types are available for analysis:
■
Write/Read
—Selects read and write transactions for analysis.
■
Read Only
—Selects read transactions for analysis.
■
Write Only
—Selects write transactions for analysis.