
ZYNQ FPGA Development Board AX7350B User Manual
27 / 46
Amazon Store: https://www.amazon.com/alinx
ZYNQ
GPHY
(JL2121)
PHY2_TXCK
U170
U1
BANK
35
PHY2_TXCTL
PHY2_TXD0~PHY2_TXD3
PHY2_RXCK
PHY2_RXCTL
PHY2_TXD0~PHY2_RXD3
PHY2_MDC
PHY2_MDIO
PHY2_RESET
Figure 8-2: The connection of the ZYNQ PL end and GPHY chip
PS side Gigabit Ethernet pin assignments are as follows
:
Signal Name
ZYNQ Pin Name
ZYNQ Pin
Number
Description
PHY1_TXCK
PS_MIO16_501
G21
RGMII Transmit Clock
PHY1_TXD0
PS_MIO17_501
G17
Transmit data bit0
PHY1_TXD1
PS_MIO18_501
G20
Transmit data bit1
PHY1_TXD2
PS_MIO19_501
G19
Transmit data bit2
PHY1_TXD3
PS_MIO20_501
H19
Transmit data bit3
PHY1_TXCTL
PS_MIO21_501
F22
Transmit enable signal
PHY1_RXCK
PS_MIO22_501
G22
RGMII Receive Clock
PHY1_RXD0
PS_MIO23_501
F20
Receive data Bit0
PHY1_RXD1
PS_MIO24_501
J19
Receive data Bit1
PHY1_RXD2
PS_MIO25_501
F19
Receive data Bit2
PHY1_RXD3
PS_MIO26_501
H17
Receive data Bit3
PHY1_RXCTL
PS_MIO27_501
F18
Receive data valid signal
PHY1_MDC
PS_MIO52_501
A20
MDIO Management clock
PHY1_MDIO
PS_MIO53_501
A19
MDIO Management data