
ARTIX-7 FPGA Development Board AX7103 User Manual
27 / 55
www.alinx.com
PIN57
B15_L21_N
J17
3.3V
PIN58
B15_L10_N
L21
3.3V
PIN59
GND
-
Ground
PIN60
GND
-
Ground
PIN61
B15_L23_P
L16
3.3V
PIN62
B15_L18_P
N20
3.3V
PIN63
B15_L23_N
K16
3.3V
PIN64
B15_L18_N
M20
3.3V
PIN65
B15_L22_P
L14
3.3V
PIN66
B15_L17_N
N19
3.3V
PIN67
B15_L22_N
L15
3.3V
PIN68
B15_L17_P
N18
3.3V
PIN69
GND
-
Ground
PIN70
GND
-
Ground
PIN71
B15_L24_P
M15
3.3V
PIN72
B15_L16_P
M18
3.3V
PIN73
B15_L24_N
M16
3.3V
PIN74
B15_L16_N
L18
3.3V
PIN75
NC
-
PIN76
NC
-
PIN77
FPGA_TCK
V12
3.3V
PIN78
FPGA_TDI
R13
3.3V
PIN79
FPGA_TDO
U13
3.3V
PIN80
FPGA_TMS
T13
3.3V
Board to Board Connectors CON4
The 80-Pin connector CON4 is used to extend the normal IO and GTP
high-speed data and clock signals of the FPGA BANK16. The voltage standard
of the IO port of BANK16 can be adjusted by an LDO chip. The default installed
LDO is 3.3V. If the user wants to output other standard levels, it can be
replaced by a suitable LDO. The high-speed data and clock signals of the GTP
are strictly differential routed on the core board. The data lines are equal in
length and kept at a certain interval to prevent signal interference.
Pin Assignment of Board to Board Connectors CON4
CON1
Pin
Signal Name
FPGA Pin Voltage
Level
CON1
Pin
Signal Name
FPGA Pin Voltage
Level
PIN1
NC
-
NC
-
NC
PIN3
NC
-
NC
-
NC
PIN5
NC
-
NC
-
NC
PIN7
NC
-
NC
-
NC
PIN9
GND
-
Ground
PIN10
GND
-
Ground
PIN11
NC
-
PIN12
MGT_TX2_P
B6
Differential
PIN13
NC
-
PIN14
MGT_TX2_N
A6
Differential