22
ELECTRICAL CHARACTERISTICS
5.6.
Latch-Up Test Results
Test Description: Latch-Up testing was performed at room ambient using an IMCS-4600
system which applies a stepped voltage to one pin per device with all other pins open except
Vdd and Vss which were biased to 5Volts and ground respectively.
Testing was started at 5.0V (Positive) or 0V (Negative), and the DUT was biased for 0.5
seconds.
If neither the PUT current supply nor the device current supply reached the predefined limit
(DUT=00mA, Icc=100mA), then the voltage was increased by 0.1Volts and the pin was tested
again.
This procedure was recommended by the JEDEC JC-40.2 CMOS Logic standardization
committee.
Notes:
1. DUT: The device under test.
2. PUT: The pin under test.
Test Circuit: Positive Input/Output Overvoltage/Overcurrent
Содержание AU9412EEP
Страница 4: ...This Page Intentionally Left Blank...
Страница 6: ...2 INTRODUCTION This Page Intentionally Left Blank...
Страница 8: ...4 APPLICATION BLOCK DIAGRAM This Page Intentionally Left Blank...
Страница 14: ...10 PIN ASSIGNMENT This Page Intentionally Left Blank...
Страница 16: ...12 SYSTEM ARCHITECTURE AND REFERENCE DESIGN 4 2 Sample Schematics...
Страница 18: ...14 SYSTEM ARCHITECTURE AND REFERENCE DESIGN This Page Intentionally Left Blank...
Страница 24: ...20 ELECTRICAL CHARACTERISTICS...
Страница 28: ...24 ELECTRICAL CHARACTERISTICS This Page Intentionally Left Blank...