![AKM AsahiKASEI AK4675 Скачать руководство пользователя страница 76](http://html1.mh-extra.com/html/akm/asahikasei-ak4675/asahikasei-ak4675_manual_2886255076.webp)
[AK4675]
MS0963-E-00
2008/05
- 76 -
ミ
ALC Operation
The ALC (Automatic Level Control) is done by ALC block when ALC bit is “1”. ALC circuit operates at playback path
for Playback mode and operates at recording path for Recording mode as shown in
1.
ALC Limiter Operation
During the ALC limiter operation, when either Lch or Rch exceeds the ALC limiter detection level (
), the IVL
and IVR values (same value) are attenuated automatically by the amount defined by the ALC limiter ATT step (
).
When ZELMN bit = “0” (zero cross detection is enabled), the IVL and IVR values are changed by ALC limiter operation
at the individual zero crossing points of Lch and Rch or at the zero crossing timeout. ZTM1-0 bits set the zero crossing
timeout periods of both ALC limiter and recovery operation (
). IVL and IVR values are attenuated 1 step
immediately (period: 1/fs) by ALC limiter operation when output level is over FS (Digital Full Scale). When output level
is not over FS, the IVL and IVR values are changed at the individual zero crossing points of Lch and Rch or at the zero
crossing timeout.
When ZELMN bit = “1” (zero cross detection is disabled), IVL and IVR values are immediately (period: 1/fs) changed by
ALC limiter operation. Attenuation step is fixed to 1 step regardless of the setting of LMAT1-0 bits.
The attenuate operation is executed continuously until the input signal level becomes ALC limiter detection level (
) or less. After completing the attenuate operation, unless ALC bit is changed to “0”, the operation repeats when the
input signal level exceeds LMTH1-0 bits.
LMTH1
LMTH0
ALC Limier Detection Level
ALC Recovery Waiting Counter Reset Level
0 0
ALC Output
≥
−
2.5dBFS
−
2.5dBFS > ALC Output
≥
−
4.1dBFS
(default)
0 1
ALC Output
≥
−
4.1dBFS
−
4.1dBFS > ALC Output
≥
−
6.0dBFS
1 0
ALC Output
≥
−
6.0dBFS
−
6.0dBFS > ALC Output
≥
−
8.5dBFS
1 1
ALC Output
≥
−
8.5dBFS
−
8.5dBFS > ALC Output
≥
−
12dBFS
Table 24. ALC Limiter Detection Level / Recovery Counter Reset Level
ALC Limiter ATT Step
LMAT1 LMAT0 ALC Output
≥
LMTH
ALC Output
≥
FS
ALC Output
≥
FS + 6dB
ALC Output
≥
FS + 12dB
0
0
1 1 1 1
(default)
0
1
2 2 2 2
1
0
2 4 4 8
1
1
1 2 4 8
Table 25. ALC Limiter ATT Step (x: Don’t care)
Zero Crossing Timeout Period
ZTM1 ZTM0
8kHz
16kHz
44.1kHz
0 0
128/fs
16ms 8ms 2.9ms
(default)
0 1
256/fs
32ms 16ms 5.8ms
1 0
512/fs
64ms 32ms
11.6ms
1 1
1024/fs
128ms 64ms
23.2ms
Table 26. ALC Zero Crossing Timeout Period