REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties that
may result from its use. No license is granted by implication or otherwise
under any patent or patent rights of Analog Devices.
a
AD9883A
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel:
Fax:
110 MSPS/140 MSPS Analog Interface
for Flat Panel Displays
FUNCTIONAL BLOCK DIAGRAM
R
AIN
R
OUTA
G
AIN
G
OUTA
B
AIN
B
OUTA
MIDSCV
SYNC
PROCESSING
AND CLOCK
GENERATION
HSYNC
COAST
CLAMP
FILT
DTACK
HSOUT
VSOUT
SOGOUT
REF
REF
BYPASS
SERIAL REGISTER
AND
POWER MANAGEMENT
SCL
SDA
A
0
AD9883A
CLAMP
8
A/D
CLAMP
8
A/D
CLAMP
8
A/D
FEATURES
140 MSPS Maximum Conversion Rate
300 MHz Analog Bandwidth
0.5 V to 1.0 V Analog Input Range
500 ps p-p PLL Clock Jitter at 110 MSPS
3.3 V Power Supply
Full Sync Processing
Sync Detect for
“
Hot Plugging
”
Midscale Clamping
Power-Down Mode
Low Power: 500 mW Typical
4:2:2 Output Format Mode
APPLICATIONS
RGB Graphics Processing
LCD Monitors and Projectors
Plasma Display Panels
Scan Converters
Microdisplays
Digital TV
GENERAL DESCRIPTION
The AD9883A is a complete 8-bit, 140 MSPS monolithic analog
interface optimized for capturing RGB graphics signals from
personal computers and workstations. Its 140 MSPS encode
rate capability and full power analog bandwidth of 300 MHz
supports resolutions up to SXGA (1280
×
1024 at 75 Hz).
The AD9883A includes a 140 MHz triple ADC with internal
1.25 V reference, a PLL, and programmable gain, offset, and
clamp control. The user provides only a 3.3 V power supply,
analog input, and Hsync and COAST signals. Three-state
CMOS outputs may be powered from 2.5 V to 3.3 V.
The AD9883A’s on-chip PLL generates a pixel clock from the
Hsync input. Pixel clock output frequencies range from 12 MHz to
140 MHz. PLL clock jitter is 500 ps p-p typical at 140 MSPS.
When the COAST signal is presented, the PLL maintains its
output frequency in the absence of Hsync. A sampling phase
adjustment is provided. Data, Hsync, and clock output phase
relationships are maintained. The AD9883A also offers full sync
processing for composite sync and sync-on-green applications.
A clamp signal is generated internally or may be provided by
the user through the CLAMP input pin. This interface is fully
programmable via a 2-wire serial interface.
Fabricated in an advanced CMOS process, the AD9883A is
provided in a space-saving 80-lead LQFP surface-mount plastic
package and is specified over the 0
°
C to 70
°
C temperature range.
Содержание LCT-4216
Страница 15: ...CN A B VCC B 3 5VSB 5 AC VC B ON OFF AC AC AC VC CN B 5V 12V ...
Страница 17: ...DbhM4812V12_Vtek_BOM sch 1 Wed Oct 06 23 58 07 2004 ...
Страница 18: ...DbhM4812V12_Vtek_BOM sch 2 Wed Oct 06 23 58 08 2004 ...
Страница 19: ...DbhM4812V12_Vtek_BOM sch 3 Wed Oct 06 23 58 10 2004 ...
Страница 20: ...DbhM4812V12_Vtek_BOM sch 4 Wed Oct 06 23 58 11 2004 ...
Страница 21: ...DbhM4812V12_Vtek_BOM sch 5 Wed Oct 06 23 58 15 2004 ...
Страница 22: ...DbhM4812V12_Vtek_BOM sch 6 Wed Oct 06 23 58 16 2004 ...
Страница 23: ...DbhM4812V12_Vtek_BOM sch 7 Wed Oct 06 23 58 18 2004 ...
Страница 24: ...DbhM4812V12_Vtek_BOM sch 8 Wed Oct 06 23 58 29 2004 ...
Страница 25: ...DbhM4812V12_Vtek_BOM sch 9 Wed Oct 06 23 58 20 2004 ...
Страница 26: ...DbhM4812V12_Vtek_BOM sch 10 Wed Oct 06 23 58 22 2004 ...
Страница 27: ...DbhM4812V12_Vtek_BOM sch 11 Wed Oct 06 23 58 32 2004 ...
Страница 28: ...DbhM4812V12_Vtek_BOM sch 12 Wed Oct 06 23 58 25 2004 ...
Страница 29: ...DbhM4812V12_Vtek_BOM sch 13 Wed Oct 06 23 58 27 2004 ...
Страница 30: ...Dbh1S4909V12 sch 1 Thu Oct 07 00 30 41 2004 ...
Страница 31: ...Dbh1S4909V12 sch 2 Thu Oct 07 00 30 42 2004 ...
Страница 32: ...Dbh1S4909V12 sch 3 Thu Oct 07 00 30 43 2004 ...
Страница 33: ...Dbh1S4909V12 sch 4 Thu Oct 07 00 30 45 2004 ...
Страница 34: ...Dbh1S4909V12 sch 5 Thu Oct 07 00 30 47 2004 ...
Страница 35: ...Dbh1S4909V12 sch 6 Thu Oct 07 00 30 49 2004 ...
Страница 36: ...Dbh1S4909V12 sch 7 Thu Oct 07 00 30 50 2004 ...
Страница 37: ...DUBHE OSD Ver1 1_NAKS sch 1 Mon Oct 18 11 47 11 2004 ...
Страница 38: ...0025 TTX sch 1 Thu May 05 23 47 54 2005 ...
Страница 40: ......
Страница 63: ...MODEL NO PSM250 405 SPECIFICATION REVISION 01 DATE 2005 03 14 REV 01 PAGE 13 ...
Страница 64: ...MODEL NO PSM250 405 SPECIFICATION REVISION 01 DATE 2005 03 14 REV 01 PAGE 14 ...
Страница 77: ...Product Specification 2 LC420W02 Liquid Crystal Display Ver 1 1 August 12 2004 FRONT VIEW ...
Страница 78: ...Product Specification 2 LC420W02 Liquid Crystal Display Ver 1 1 August 12 2004 REAR VIEW ...
Страница 90: ......