![Advantech DSPC-8682 Скачать руководство пользователя страница 20](http://html1.mh-extra.com/html/advantech/dspc-8682/dspc-8682_hardware-manual_2858138020.webp)
Page
20
of
47
Signal
Frequency
Source
Device
ICS583_PCIE_REF_CLKP7
ICS583_PCIE_REF_CLKN7
100.00MHz
IDT_ ICS853S12AKI
U34
DSP7
ICS583_PCIE_REF_CLKP8
ICS583_PCIE_REF_CLKN8
100.00MHz
IDT_ ICS853S12AKI
U34
PEX8748
U40
5482S_XTALO
5482S_XTALI
25.00MHz
Crystal
BCM5482SHA1KFBG
U20
MAIN_48MHZ_CLK_R
48.00MHz
Oscillator
XILINX XC3S200AN
FPGA1
PCIE_REF_CLK_P
PCIE_REF_CLK_N
100MHz
PCI-E Gold Finger
GF1
IDT_ICS853S12AKI
U34
83PN156_XTAL_OUT
83PN156_XTAL_IN
25.00MHz
Crystal
ICS83PN156I
U59
83PN156_SRIO_QN
83PN156_SRIO_QP
156.25MHz
Oscillator
80HCPS1616RMI
U10
Table 3: Clock Domains
250Mhz Diff
62005_CLK_SSP_CS0
62005_CLK_SSP_CLK
62005_CLK_SSP_MOSI
62005_CLK_SSP_MISO
Control
X'TAL
25Mhz
100Mhz Diff
SRIO_SGMI_CLKP/N
TMS320C6678
DSP 0 ~ 7
MCM_CLKP/N
CORE_CLKP/N
DSPn_SRIOSGM II_CLKP/N
250M hz Diff
250M hz Diff
100Mhz Diff
166.67Mhz Diff
Clock Diagram
250Mhz Diff
U0
CDCE62005
U4
U3
U2
U1
EN3
TI
CDCLVD110A
1:10 LVDS
Clock Buffer
n 0~7
EN4
DSPn_CORE_CLKP/N
Control
1:10 LVDS
Clock Buffer
TI
CDCLVD110A
n 0~7
Control
1:10 LVDS
Clock Buffer
TI
CDCLVD110A
EN2
Control
n 0~7
1:10 LVDS
Clock Buffer
TI
CDCLVD110A
EN0
DSPn_M CM_CLKP/N
Control
n 0~7
DDR_CLKP/N
166.67Mhz Diff
DSPn_DDR_CLKP/N