237
MC96F6432S
ABOV Semiconductor Co., Ltd.
13.4 RESET Noise Canceller
The Figure 13.2 is the noise canceller diagram for noise cancellation of RESET. It has the noise cancellation value of
about 2us(@V
DD
=5V) to the low input of system reset.
Figure 13.2
Reset noise canceller timer diagram
13.5 Power on RESET
When rising device power, the POR (Power On Reset) has a function to reset the device. If POR is used, it executes
the device RESET function instead of the RESET IC or the RESET circuits.
Figure 13.3
Fast VDD Rising Time
Figure 13.4
Internal RESET Release Timing On Power-Up
VDD
nPOR
(Internal Signal)
Internal RESETB
Oscillation
BIT Starts
BIT Overflows
Slow VDD Rise Time, min. 0.05V/ms
V
POR
=1.4V (Typ)
VDD
nPOR
(Internal Signal)
Internal RESETB
Oscillation
BIT Starts
BIT Overflows
Fast VDD Rise Time, max. 30.0V/ms
t > T
RNC
t > T
RNC
t > T
RNC
t < T
RNC
t < T
RNC
A
A
’
Содержание MC96F6432S Series
Страница 15: ...15 MC96F6432S ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 44 Pin MQFP Package...
Страница 16: ...16 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 2 32 Pin LQFP Package...
Страница 17: ...17 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 3 32 Pin SOP Package...
Страница 18: ...18 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 4 28 Pin SOP Package...
Страница 19: ...19 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 5 28 Pin TSSOP Package...