A96G150 User's manual
7. Interrupt controller
73
7.3
Interrupt vector table
Interrupt controller of A96G150 supports 24 interrupt sources as shown in Table 8. When interrupt is
served, long call instruction (LCALL) is executed and program counter jumps to the vector address. All
interrupt requests have their own priority order.
Table 8. Interrupt Vector Address Table
Interrupt source
Symbol
Interrupt
Enable bit
Priority
Mask
Vector
address
Hardware Reset
RESETB
―
0
Non-Maskable
0000H
External Interrupt 1
INT0
IE.0
1
Maskable
0003H
External Interrupt 2
INT1
IE.1
2
Maskable
000BH
USI1 I2C Interrupt
INT2
IE.2
3
Maskable
0013H
USI1 Rx Interrupt
INT3
IE.3
4
Maskable
001BH
USI1 Tx Interrupt
INT4
IE.4
5
Maskable
0023H
External Interrupt 40 - 47
INT5
IE.5
6
Maskable
002BH
External Interrupt 0
INT6
IE1.0
7
Maskable
0033H
USART2 TX Interrupt
INT7
IE1.1
8
Maskable
003BH
USI0 I2C Interrupt
INT8
IE1.2
9
Maskable
0043H
USI0 Rx Interrupt
INT9
IE1.3
10
Maskable
004BH
USI0 Tx Interrupt
INT10
IE1.4
11
Maskable
0053H
External Interrupt 3
INT11
IE1.5
12
Maskable
005BH
T0 Overflow Interrupt
INT12
IE2.0
13
Maskable
0063H
T0 Match Interrupt
INT13
IE2.1
14
Maskable
006BH
T1 Match Interrupt
INT14
IE2.2
15
Maskable
0073H
T2 Match Interrupt
INT15
IE2.3
16
Maskable
007BH
T3 Match Interrupt
INT16
IE2.4
17
Maskable
0083H
T4/T5 Match Interrupt
INT17
IE2.5
18
Maskable
008BH
ADC Interrupt
INT18
IE3.0
19
Maskable
0093H
USART2 RX / CRC Interrupt
INT19
IE3.1
20
Maskable
009BH
WT Interrupt
INT20
IE3.2
21
Maskable
00A3H
WDT Interrupt
INT21
IE3.3
22
Maskable
00ABH
BIT Interrupt
INT22
IE3.4
23
Maskable
00B3H
LVI Interrupt
INT23
IE3.5
24
Maskable
00BBH
For maskable interrupt execution, EA bit must set ‘1’ and specific interrupt must
be enabled by writing
‘1’ to associated bit in the IEx. If
an interrupt request is received, the specific interrupt request flag is
set to
‘1’. And it remains ‘1’ until CPU accepts interrupt.
If the interrupt is served, the interrupt request
flag will be cleared automatically.
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...