A96G150 User's manual
5. Memory organization
43
Table 6. XSFR Map
Address Function
Symbol
R/W
@Reset
7
6
5
4
3
2
1
0
1000H
Timer 3 Control High Register
T3CRH
R/W
0
–
0
0
–
–
–
0
1001H
Timer 3 Control Low Register
T3CRL
R/W
0
0
0
0
–
0
0
0
1002H
Timer 3 A Data High Register
T3ADRH
R/W
1
1
1
1
1
1
1
1
1003H
Timer 3 A Data Low Register
T3ADRL
R/W
1
1
1
1
1
1
1
1
1004H
Timer 3 B Data High Register
T3BDRH
R/W
1
1
1
1
1
1
1
1
1005H
Timer 3 B Data Low Register
T3BDRL
R/W
1
1
1
1
1
1
1
1
1008H
Timer 4 Control High Register
T4CRH
R/W
0
–
0
0
–
–
–
0
1009H
Timer 4 Control Low Register
T4CRL
R/W
0
0
0
0
–
0
–
0
100AH
Timer 4 A Data High Register
T4ADRH
R/W
1
1
1
1
1
1
1
1
100BH
Timer 4 A Data Low Register
T4ADRL
R/W
1
1
1
1
1
1
1
1
100CH
Timer 4 B Data High Register
T4BDRH
R/W
1
1
1
1
1
1
1
1
100DH
Timer 4 B Data Low Register
T4BDRL
R/W
1
1
1
1
1
1
1
1
1010H
Timer 5 Control High Register
T5CRH
R/W
0
–
0
0
–
–
–
0
1011H
Timer 5 Control Low Register
T5CRL
R/W
0
0
0
0
–
0
–
0
1012H
Timer 5 A Data High Register
T5ADRH
R/W
1
1
1
1
1
1
1
1
1013H
Timer 5 A Data Low Register
T5ADRL
R/W
1
1
1
1
1
1
1
1
1014H
Timer 5 B Data High Register
T5BDRH
R/W
1
1
1
1
1
1
1
1
1015H
Timer 5 B Data Low Register
T5BDRL
R/W
1
1
1
1
1
1
1
1
1018H
USART Control Register 4
UCTRL4
R/W
–
–
–
0
0
0
0
0
1019H
USART Floating Point Counter
FPCR
R/W
0
0
0
0
0
0
0
0
101AH
Receiver Time Out Counter High Register RTOCH
R
0
0
0
0
0
0
0
0
101BH
Receiver Time Out Counter Low Register RTOCL
R
0
0
0
0
0
0
0
0
1020H
Flash Mode Register
FEMR
R/W
0
–
0
0
0
0
0
0
1021H
Flash Control Register
FECR
R/W
0
–
0
0
0
0
1
1
1022H
Flash Status Register
FESR
R/W
1
–
–
–
0
0
0
0
1023H
Flash Time Control Register
FETCR
R/W
0
0
0
0
0
0
0
0
1024H
Flash Address Middle Register 1
FEARM1
R/W
0
0
0
0
0
0
0
0
1025H
Flash Address Low Register 1
FEARL1
R/W
0
0
0
0
0
0
0
0
1028H
Flash Address High Register
FEARH
R/W
0
0
0
0
0
0
0
0
1029H
Flash Address Middle Register
FEARM
R/W
0
0
0
0
0
0
0
0
102AH
Flash Address Low Register
FEARL
R/W
0
0
0
0
0
0
0
0
1038H
Main Crystal OSC Filter Selection
Register
XTFLSR
R/W
–
–
0
0
0
0
0
0
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...