20. Reset
A96G150 User's manual
276
20.4
Low voltage reset process
A96G150 has an On-chip brown-out detection circuit (BOD) for monitoring VDD level during operation
by comparing it to a fixed trigger level. Trigger level for the BOD can be selected by configuring
LVRVS[3:0] bits to be 1.61V, 1.68V, 1.77V, 1.88V, 2.00V, 2.13V, 2.28V, 2.46V, 2.68V, 2.81V, 3.06V,
3.21V, 3.56V, 3.73V, 3.91V, 4.25V.
In the STOP mode, this will contribute significantly to the total current consumption. So to minimize the
current consumption, LVREN bit is set to off by software.
Figure 127. Block Diagram of LVR
Figure 128. Internal Reset at Power Fail Situation
LVRVS[3:0]
RESET_BODB
Brown Out
Detector
(BOD)
D Q
r
External VDD
LVREN
LVRF
(Low Voltage Reset Flag)
CPU Write
SCLK (System CLK)
nPOR
VDD
Internal
RESETB
VDD
Internal
RESETB
V
BOD
MAX
V
BOD
MIN
16ms
t < 16ms
16ms
V
BOD
MAX
V
BOD
MIN
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...