20. Reset
A96G150 User's manual
274
Reset Release
Config Read
POR
:VDD Input
:Internal OSC
①
②
③
④
⑤
⑥
⑦
Figure 124. Boot Process Waveform
Table 45. Boot Process Description
Process
Description
Remarks
①
No Operation
LSIRC (128kHz) ON
0.7V to 0.9V
②
1st POR level Detection
About 1.1V to 1.3V
③
(LSIRC 128kHz/32)x32h Delay section
(=10ms)
VDD input voltage must rise over than
flash operating voltage for Configure
option read
Slew Rate
>=
0.025V/ms
④
Configure option read point
About 1.6V to 1.8V
Configure Value is determined by
Writing Option
⑤
Rising section to Reset Release Level
16ms point after POR or Ext_reset
release
⑥
Reset Release section (BIT overflow)
A.
after16ms, after External Reset
Release (External reset)
B.
16ms point after POR (POR only)
BIT is used for Peripheral stability
⑦
Normal operation
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...