15. Combination of USART, SPI, and I2C (USI)
A96G150 User's manual
178
15.2
USIn UART block diagram
RXDn
Rx
Control
Clock
Recovery
Receive Shift Register
(RXSR)
Data
Recovery
DORn/PEn/FEn
Checker
USInDR[0], USInRX8[0], (Rx)
USInDR[1], USInRX8[1], (Rx)
TXDn
Tx
Control
Stop bit
Generator
Parity
Generator
Transmit Shift Register
(TXSR)
USInDR, USInTX8, (Tx)
USInP[1:0]
M
U
X
LOOPSn
TXCn
TXCIEn
DRIEn
DREn
Empty signal
To interrupt
block
INT_ACK
Clear
RXCn
RXCIEn
WAKEIEn
WAKEn
At Stop mode
To interrupt
block
SCLK
(fx: System clock)
Low level
detector
2
USInS[2:0]
3
USInS[2:0]
3
TXEn
RXEn
DBLSn
USInSB
Baud Rate Generator
USInBD
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
SCKn
ACK
Control
Clock
Sync Logic
Master
USInMS[1:0]
M
U
X
M
U
X
USInMS[1:0]
USInMS[1:0]
2
2
2
Figure 80. USIn USART Block Diagram (n = 0 and 1)
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...