A96G150 User's manual
11. Watch Timer (WT)
103
11.3
Watch Timer register description
WTCNT (Watch Timer Counter Register: Read Case): 89H
7
6
5
4
3
2
1
0
–
WTCNT 6
WTCNT 5
WTCNT 4
WTCNT 3
WTCNT 2
WTCNT 1
WTCNT0
–
R
R
R
R
R
R
R
Initial value: 00H
WTCNT[6:0]
WT Counter
WTDR (Watch Timer Data Register: Write Case): 89H
7
6
5
4
3
2
1
0
WTCL
WTDR 6
WTDR 5
WTDR 4
WTDR 3
WTDR 2
WTDR 1
WTDR 0
R/W
W
W
W
W
W
W
W
Initial value: 7FH
WTCL
Clear WT Counter
0
Free Run
1
Clear WT Counter (auto clear after 1 Cycle)
NOTE
:
If the WTCL is set to ‘1’, the WTDR register is cleared. Therefore,
when the WT Counter is cleared, the WTDR bits must be reset.
WTDR[6:0]
Set WT period
WT Interrupt Interval=fwck/(2^14 x(7bit WTDR Value+1))
NOTE: Do not write
“0” in the WTDR register.
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...