
12. Timer 0/1/2/3/4/5
A96G140/A96G148/A96A148 User’s manual
100
12.1.4
Timer 0 block diagram
INT_ACK
P
r
e
s
c
a
l
e
r
fx
M
U
X
fx/2
T0CNT (8Bit)
EC0
fx/4
fx/8
fx/32
fx/128
fx/512
fx/2048
3
T0CK[2:0]
T0EN
8-bit Timer 0 Counter
T0DR (8Bit)
Comparator
T0IFR
To interrupt
block
T0O/PWM0O
8-bit Timer 0 Data Register
INT_ACK
Clear
Clear
Match
MUX
T0CDR (8Bit)
Clear
T0OVIFR
To interrupt
block
Clear
EINT10
EIPOL1[1:0]
FLAG10
(EIFLAG1.0)
INT_ACK
Clear
To interrupt
block
2
T0MS[1:0]
2
T0MS[1:0]
2
Match signal
T0CC
Figure 38. 8-bit Timer 0 Block Diagram
12.1.5
Register map
Table 15. Timer 0 Register Map
Name
Address
Direction
Default
Description
T0CNT
B3H
R
00H
Timer 0 Counter Register
T0DR
B4H
R/W
FFH
Timer 0 Data Register
T0CDR
B4H
R
00H
Timer 0 Capture Data Register
T0CR
B2H
R/W
00H
Timer 0 Control Register
12.1.6
Register description
T0CNT (Timer 0 Counter Register): B3H
7
6
5
4
3
2
1
0
T0CNT7
T0CNT6
T0CNT5
T0CNT4
T0CNT3
T0CNT2
T0CNT1
T0CNT0
R
R
R
R
R
R
R
R
Initial value: 00H
T0CNT[7:0]
T0 Counter