A96G140/A96G148/A96A148 User’s manual
7. Interrupt controller
67
0
0
0
0
Priority High
1
1
1
1
2
2
2
2
3
3
3
3
4
4
4
4
5
5
5
5
6
6
6
6
7
7
7
7
8
8
8
8
9
9
9
9
10
10
10
10
11
11
11
11
12
12
12
12
13
13
13
13
14
14
14
14
15
15
15
15
16
16
16
16
17
17
17
17
18
18
18
18
19
19
19
19
20
20
20
20
21
21
21
21
22
22
22
22
23
23
23
23
Priority Low
EA
Release
Stop/Sleep
EINT10
EI FLAG1.1
EI FLAG1.2
EINT11
EINT1
EI FLAG0.0
EINT3
EINT5
EINT7
EINT0
EINT2
EINT4
EINT6
EI FLAG0.1
EI FLAG0.2
EI FLAG0.3
EI FLAG0.4
EI FLAG0.5
EI FLAG0.6
EI FLAG0.7
Timer 0 overflow
Timer 0
Timer 1
Timer 2
Timer 3
IP1
IP
IE
FLAG10
FLAG11
IE2
T0OVIFR
T0IFR
T1IFR
T2IFR
T3IFR
FLAG0
FLAG1
FLAG2
FLAG3
FLAG4
FLAG5
FLAG6
FLAG7
EIPOL1
USI0 I2C
USI0 Rx
USI0 Tx
IE1
I2C0IFR
ADC
WT
WDT
BIT
ADCIFR
WTIFR
WDTIFR
BITIFR
Level 0
Level 1
Level 2
Level 3
EIPOL0H/L
USI1 I2C
USI1 Rx
USI1 Tx
I2C1IFR
USART2 RX
EINT12
EI FLAG1.3
FLAG12
EIPOL1
IE3
EINT8
EI FLAG1.0
FLAG8
EIPOL1
Timer 4/5
USART2 TX
T4IFR
T5IFR
LVIF
LVI
NOTES
:
1.
The release signal for stop/idle mode may be generated by all interrupt sources which are enabled
without reference to the priority level.
2.
An interrupt request is delayed while data are written to IE, IE1, IE2, IE3, IP, IP1, and PCON
register.
Figure 17. Interrupt Controller Block Diagram