![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 339](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106339.webp)
Virtex-5 FPGA User Guide
339
UG190 (v5.0) June 19, 2009
Input/Output Delay Element (IODELAY)
IDELAYCTRL Timing
shows the IDELAYCTRL switching characteristics.
As shown in
, the Virtex-5 FPGA RST is an edge-triggered signal.
IDELAYCTRL Locations
IDELAYCTRL modules exist in every I/O column in every clock region. An IDELAYCTRL
module calibrates all the IDELAY modules within its clock region. See
for the definition of a clock region.
illustrates the relative locations of the IDELAYCTRL modules.
Table 7-12:
IDELAYCTRL Switching Characteristics
Symbol
Description
F
IDELAYCTRL_REF
REFCLK frequency
IDELAYCTRL_REF_PRECISION
REFCLK precision
T
IDELAYCTRLCO_RDY
Reset/Startup to Ready for IDELAYCTRL
X-Ref Target - Figure 7-16
Figure 7-16:
Timing Relationship Between RST and RDY
RST
REFCLK
RDY
ug190_7_11_041206
T
IDELAYCTRLCO_RDY
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...