32
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 1:
Clock Resources
BUFGCE and BUFGCE_1
Unlike BUFG, BUFGCE is a clock buffer with one clock input, one clock output and a clock
enable line. This primitive is based on BUFGCTRL with some pins connected to logic High
or Low.
illustrates the relationship of BUFGCE and BUFGCTRL. A LOC
constraint is available for BUFGCE and BUFGCE_1.
The switching condition for BUFGCE is similar to BUFGCTRL. If the CE input is Low prior
to the incoming rising clock edge, the following clock pulse does not pass through the
clock buffer, and the output stays Low. Any level change of CE during the incoming clock
High pulse has no effect until the clock transitions Low. The output stays Low when the
clock is disabled. However, when the clock is being disabled it completes the clock High
pulse.
Since the clock enable line uses the CE pin of the BUFGCTRL, the select signal must meet
the setup time requirement. Violating this setup time may result in a glitch.
illustrates the timing diagram for BUFGCE.
BUFGCE_1 is similar to BUFGCE, with the exception of its switching condition. If the CE
input is Low prior to the incoming falling clock edge, the following clock pulse does not
pass through the clock buffer, and the output stays High. Any level change of CE during
the incoming clock Low pulse has no effect until the clock transitions High. The output
stays High when the clock is disabled. However, when the clock is being disabled it
completes the clock Low pulse.
X-Ref Target - Figure 1-5
Figure 1-5:
BUFGCE as BUFGCTRL
X-Ref Target - Figure 1-6
Figure 1-6:
BUFGCE Timing Diagram
IGNORE1
IGNORE0
CE1
CE0
S1
S0
I1
I0
O
BUFGCE
BUFGCE as BUFGCTRL
ug190_1_05_032206
V
DD
GND
V
DD
CE
V
DD
O
I
I
CE
GND
GND
BUFGCE(I)
BUFGCE(CE)
BUFGCE(O)
ug190_1_06_032206
T
BCCKO_O
T
BCCCK_CE
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...