![Xilinx Virtex-5 FPGA ML561 User Manual Download Page 207](http://html.mh-extra.com/html/xilinx/virtex-5-fpga-ml561/virtex-5-fpga-ml561_user-manual_887106207.webp)
Virtex-5 FPGA User Guide
207
UG190 (v5.0) June 19, 2009
CLB / Slice Timing Models
Slice SRL Timing Model and Parameters (Available in SLICEM only)
illustrates shift register implementation in a Virtex-5 FPGA slice. Some
elements of the slice have been omitted for clarity. Only the elements relevant to the timing
paths described in this section are shown.
X-Ref Target - Figure 5-29
Figure 5-29:
Simplified Virtex-5 FPGA Slice SRL
UG190_5_29_050506
6
D
DX
CX
BX
AX
D address
SRL
CLK
WE
DI1
A
O6
MC31
W
CLK
6
C
C address
SRL
CLK
WE
DI1
A
O6
MC31
6
B
B address
SRL
CLK
WE
DI1
A
O6
MC31
6
A
A address
SRL
CLK
WE
DI1
A
O6
DMUX
MC31
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...