160
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 4:
Block RAM
Top-Level View of the Block RAM ECC Architecture
shows the top-level view of a Virtex-5 FPGA block RAM in ECC mode.
X-Ref Target - Figure 4-28
Figure 4-28:
Top-Level View of Block RAM ECC
wr
a
ddr
9
D
a
t
a
In
EN_ECC_WRITE
EN_ECC_READ
EN_ECC_READ
D
a
t
a
O
u
t
P
a
rity
O
u
t
rd
a
ddr
9
Block RAM
512 x 72
64-
b
it
ECC
Encode
64
64
64
DI[6
3
:0]
DO[6
3
:0]
0
1
Decode
a
nd
Correct
64
64
RDADDR[
8
:0]
WRADDR[
8
:0]
8
DOP[7:0]
8
ECCPARITY[7:0]
8
8
DIP[7:0]
8
UG190_c4_25_022609
8
0
1
0
1
8
1
0
1
0
1
1
DO_REG
0
1
64
Q D
DBITERR
DO_REG
0
1
1
Q D
S
BITERR
DO_REG
0
1
1
Q D
DO_REG
0
1
8
Q D
Summary of Contents for Virtex-5 FPGA ML561
Page 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Page 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Page 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Page 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...