![Xilinx LogiCORE IP Product Manual Download Page 92](http://html1.mh-extra.com/html/xilinx/logicore-ip/logicore-ip_product-manual_3383870092.webp)
XAUI v12.3 Product Guide
92
PG053 April 6, 2016
Chapter 6:
Design Considerations
UltraScale Device GTH Transceivers
A single IBUFDS_GTE3 module is used to feed the reference clock to the GTHE3_COMMON
transceiver. The IBUFDS_GTE3 is included in the Shared Logic level of hierarchy and so can
be included either in the example design or alternatively inside the core. See
and
respectively for the shared logic to be included in the example design or in the
core.
X-Ref Target - Figure 6-3
Figure 6
‐
3:
Clock Scheme for Internal Client-Side Interface UltraScale Architecture GTH
Transceiver Shared Logic in Example Design
Shareable logic
*7+(B&20021
*75()&/.
43//287&/.
43//2875()&/.
*7+(B&+$11(/
43//5()&/.
43//&/.
7;865&/.
7;865&/.
5;865&/.
5;865&/.
7;287&/.
'&/.
UHIFONBS
UHIFONBQ
UHIFON
GFON
;$8,(QFU\SWHG+'/
&25(
FON
XVUFON
&ORFN/RJLF
*7+(8OWUD6FDOH
;
IBUFDS_GTE3
%8)*B*7
%8)*
FONBRXW
0+]
GHIDXOW