TE0808 TRM
Revision: v.32
Copyright © 2019 Trenz Electronic GmbH
12 of 46
http://www.trenz-electronic.de
1
https://shop.trenz-electronic.de/de/Download/?path=Trenz_Electronic/Pinout
Bank
Type
B2B
Connecto
r
Schemati
c Names /
Connecto
r Pins
I/O
Signals
LVDS
Pairs
VCCO
Bank
Voltage
Notes
501
MIO
J3
MIO26 ...
MIO51
26 I/Os
-
PS_1V8
User
configura
ble I/Os
on B2B
502
MIO
J3
MIO52 ...
MIO77
26 I/Os
-
PS_1V8
User
configura
ble I/Os
on B2B
Table 2
: B2B
connector pin-outs of available PL and PS banks of the TE0808-04 SoM.
All MIO banks are powered from on-module DC-DC power rail. All PL I/O Banks have separate VCCO pins in the B2B
connectors, valid VCCO should be supplied from the baseboard.
For detailed information about the B2B pin-out, please refer to
table.
The configuration of the I/O's MIO13 - MIO77 are depending on the base-board peripherals connected to these pins.
5.2 MGT Lanes
The B2B connector J1 and J2 provide also access to the MGT banks of the Zynq Ult MPSoC. There are 20
high-speed data lanes (Xilinx GTH / GTR transceiver) available composed as differential signaling pairs for both
directions (RX/TX).
The MGT banks have also clock input-pins which are exposed to the B2B connectors J2 and J3. Following MGT lanes
are available on the B2B connectors: