TXZ+ Family
TMPM4G Group(1)
Clock Control and Operation Mode
2021-06-30
Rev. 1.1
42 / 88
[CGFSYSMENA]
(Middle speed clock supply and stop register A for fsysm)
Bit
Bit Symbol
After
reset
Type
Function
31
IPMENA31
0
R/W
Clock enable of I2C ch2
0: Clock stop
1: Clock supply
30
IPMENA30
0
R/W
Clock enable of I2C ch1
0: Clock stop
1: Clock supply
29
IPMENA29
0
R/W
Clock enable of I2C ch0
0: Clock stop
1: Clock supply
28
IPMENA28
0
R/W
Clock enable of UART ch5
0: Clock stop
1: Clock supply
27
IPMENA27
0
R/W
Clock enable of UART ch4
0: Clock stop
1: Clock supply
26
IPMENA26
0
R/W
Clock enable of UART ch3
0: Clock stop
1: Clock supply
25
IPMENA25
0
R/W
Clock enable of UART ch2
0: Clock stop
1: Clock supply
24
IPMENA24
0
R/W
Clock enable of UART ch1
0: Clock stop
1: Clock supply
23
IPMENA23
1
R/W
Clock enable of UART ch0
0: Clock stop
1: Clock supply
22
IPMENA22
0
R/W
Clock enable of TSPI ch8
0: Clock stop
1: Clock supply
21
IPMENA21
0
R/W
Clock enable of TSPI ch7
0: Clock stop
1: Clock supply
20
IPMENA20
0
R/W
Clock enable of TSPI ch6
0: Clock stop
1: Clock supply
19
IPMENA19
0
R/W
Clock enable of T32A ch13
0: Clock stop
1: Clock supply
18
IPMENA18
0
R/W
Clock enable of T32A ch12
0: Clock stop
1: Clock supply
17
IPMENA17
0
R/W
Clock enable of T32A ch11
0: Clock stop
1: Clock supply
16
IPMENA16
0
R/W
Clock enable of T32A ch10
0: Clock stop
1: Clock supply
15
IPMENA15
0
R/W
Clock enable of T32A ch09
0: Clock stop
1: Clock supply
14
IPMENA14
0
R/W
Clock enable of T32A ch08
0: Clock stop
1: Clock supply
13
IPMENA13
0
R/W
Clock enable of T32A ch07
0: Clock stop
1: Clock supply
12
IPMENA12
0
R/W
Clock enable of T32A ch06
0: Clock stop
1: Clock supply
11
IPMENA11
0
R/W
Clock enable of T32A ch05
0: Clock stop
1: Clock supply