FUNC_RESOURCE Registers
101
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.8.12 ENABLE2_SMPS_ASSIGN Register (Address = 1E3h) [reset = 0h]
ENABLE2_SMPS_ASSIGN is shown in
and described in
Return to
ENABLE2 input signal SMPS resource assignment register
RESET register domain: HWRST
Figure 3-85. ENABLE2_SMPS_ASSIGN Register
7
6
5
4
3
2
1
0
RESERVED
SMPS5
RESERVED
SMPS4
SMPS3
RESERVED
SMPS2
SMPS1
R-0h
R/W-0h
R-0h
R/W-0h
R/W-0h
R-0h
R/W-0h
R/W-0h
Table 3-93. ENABLE2_SMPS_ASSIGN Register Field Descriptions
Bit
Field
Type
Reset
Description
7
RESERVED
R
0h
6
SMPS5
R/W
0h
0: ENABLE2 has no effect on SMPS5
1: SMPS5 is controlled by ENABLE2
5
RESERVED
R
0h
4
SMPS4
R/W
0h
0: ENABLE2 has no effect on SMPS4
1: SMPS4 is controlled by ENABLE2
3
SMPS3
R/W
0h
0: ENABLE2 has no effect on SMPS3
1: SMPS3 is controlled by ENABLE2
2
RESERVED
R
0h
1
SMPS2
R/W
0h
0: ENABLE2 has no effect on SMPS3
1: SMPS3 is controlled by ENABLE2
0
SMPS1
R/W
0h
0: ENABLE2 has no effect on SMPS1 (or SMPS12 is dual phase
selected)
1: SMPS1 (or SMPS12 is dual phase selected) is controlled by
ENABLE2