CRC Control Registers
653
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Cyclic Redundancy Check (CRC) Controller Module
18.4.12 CRC Channel 1 Watchdog Timeout Preload Register A (CRC_WDTOPLD1)
Figure 18-20. CRC Channel 1 Watchdog Timeout Preload Register A (CRC_WDTOPLD1)
[offset = 4Ch]
31
24
23
16
Reserved
CRC_WDTOPLD1
R-0
R/W-0
15
0
CRC_WDTOPLD1
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 18-16. CRC Channel 1 Watchdog Timeout Preload Register A (CRC_WDTOPLD1)
Field Descriptions
Bit
Field
Value
Description
31-24
Reserved
0
Reads return 0. Writes have no effect.
23-0
CRC_WDTOPLD1
Channel 1 Watchdog Timeout Counter Preload Register. This register contains the number of
clock cycles within which the DMA must transfer the next block of data patterns. In Semi-CPU
mode, this register is used to indicate the sector number for which the compression complete
has last happened.
18.4.13 CRC Channel 1 Block Complete Timeout Preload Register B (CRC_BCTOPLD1)
Figure 18-21. CRC Channel 1 Block Complete Timeout Preload Register B (CRC_BCTOPLD1)
[offset = 50h]
31
24
23
16
Reserved
CRC_BCTOPLD1
R-0
R/W-0
15
0
CRC_BCTOPLD1
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 18-17. CRC Channel 1 Block Complete Timeout Preload Register B (CRC_BCTOPLD1)
Field Descriptions
Bit
Field
Value
Description
31-24
Reserved
0
Reads return 0. Writes have no effect.
23-0
CRC_BCTOPLD1
Channel 1 Block Complete Timeout Counter Preload Register. This register contains the
number of clock cycles within which the CRC for an entire block needs to complete before a
timeout interrupt is generated.