Control Registers and RAM
66
7.17
SPI Control Register 5 (SPICTRL5)
Bit 31:29
Reserved
Bits 28:24
C2TDELAY.
Chip-select-active-to-transmit-start-delay.
C2TDELAY is used in master mode only. If the slave device indicates the
ready-to-transfer status via the ENA signal, C2TDELAY time is not delayed
after the ENA signal is activated. It defines a setup time for the slave device
that delays the data transmission from the chip select active edge by a
multiple of ICLK cycles. C2TDELAY can be configured between 2 and 33
ICLK cycles.
Figure 15.
Example: t
C2TDELAY
= 8 ICLK cycles
The setup time value is calculated as shown in Equation 1..
Equation 1.
Chip-Select-Active-to-Transmit-Start-Delay-Time
Example: ICLK = 25 MHz; C2TDELAY = 06h;
> t
C2TDELAY
= 320 ns;
When the chip select signal becomes active the slave has to
prepare data transfer within 320 ns.
Bits
31
29
28
24
23
21
20
16
044h
Reserved
C2TDELAY
Reserved
T2CDELAY
U
RW-0
U
RW-0
Bits
15
8
7
0
T2EDELAY
C2EDELAY
RW-0
RW-0
Legend: RW = Read/Write in all modes, WP = Write in privilege mode only, U = Undefined,
-n
= Value after reset
SCS
CLK
SOMI
t
C2TDELAY
ICLK
t
C
2
TDELAY
C
2
TDELAY
ICLK
---------------------------------
2
+
=
Summary of Contents for TMS470R1x
Page 2: ...2 ...